# FPGA Design Flow

1



#### **Outline**

- Overall Flow
- Logic Synthesis
- Mapping
- Place & Route
- Simulation
- Configuration
- Board-level consideration



# FPGA Design Process (1)

#### Specification

Design and implement a simple unit permitting to speed up encryption with RCS-similar cipher with RcMs experted to 8031 microcontroller. Unlike in the experiment 5, this time your unit has to be able to perform an encryption algorithm by itself, executing 32 rounds.....



HDL description (Your HDL Source Files)









#### **Synthesis**







3



# FPGA Design Process (2)

Implementation
(Mapping, Placing & Routing)









Configuration

On chip testing









### Logic Synthesis

#### VHDL/Verilog description

#### Circuit netlist

```
architecture MLU_DATAFLOW of MLU is
signal A1:STD LOGIC;
signal B1:STD_LOGIC;
signal Y1:STD_LOGIC
signal MUX_0, MUX_1, MUX_2, MUX_3: STD_LOGIC;
               A1<=A when (NEG A='0') else
                               not A;
               B1<=B when (NEG_B='0') else
                               not B;
               Y<=Y1 when (NEG_Y='0') else
                               not Y1;
               MUX_0 \le A1 and B1;
               MUX_1 \le A1 \text{ or } B1;
               MUX_2<=A1 xor B1;
               MUX^{3} \le A1 \text{ xnor B1};
               with (L1 & L0) select
                               Y1<=MUX_0 when "00",
                                               MUX_1 when "01",
                                               MUX_2 when "10",
                                               MUX_3 when others;
end MLU DATAFLOW;
```



5



#### Features of Synthesis Tools

- Interpret RTL code
- Produce synthesized circuit netlist in a standard EDIF format
- Give preliminary performance estimates
- Some can display circuit schematics corresponding to EDIF netlist







### Mapping





### Sample mapping report

#### **Design Summary**

-----

Number of errors: 0 Number of warnings: 0

Logic Utilization:

Number of Slice Flip Flops: 144 out of 4,704 3% Number of 4 input LUTs: 173 out of 4,704 3%

Logic Distribution:

Number of occupied Slices: 145 out of 2,352 6%

Number of Slices containing only related logic: 145 out of 145 100% Number of Slices containing unrelated logic: 0 out of 145 0% \*See NOTES below for an explanation of the effects of unrelated logic

Total Number 4 input LUTs: 210 out of 4,704 4%

Number used as logic: 173
Number used as a route-thru: 5
Number used as 16x1 RAMs: 32

Number of bonded IOBs: 74 out of 176 42% Number of GCLKs: 1 out of 4 25% Number of GCLKIOBs: 1 out of 4 25

9





# Routing





# Sample place & route report

Timing Score: 0

Asterisk (\*) preceding a constraint indicates it was not met. This may be due to a setup or hold violation.

| Constraint                              | Requested | Actual   | Logic  |
|-----------------------------------------|-----------|----------|--------|
|                                         |           |          | Levels |
| TS_clk = PERIOD TIMEGRP "clk" 11.765 ns | 11.765ns  | 11.622ns | 13     |
| HIGH 50%                                |           |          |        |
| OFFSET = OUT 11.765 ns AFTER COMP "clk" | 11.765ns  | 11.491ns | 1      |
| OFFSET = IN 11.765 ns BEFORE COMP "clk" | 11.765ns  | 11.442ns | 2      |



- To verify the functionality of a design.
- The user specifies valuations of the circuit's inputs and examines the output of simulation to verify that the circuit operates as expected.

■ Functional simulator ignores the logic and interconnect delay

interconnect delay.

testbench

13

Stimulus

Under Test

Response



# Sample functional simulation result





### **Post-Layout Timing Simulation**

- After the physical design tasks are completed, timing simulation is performed to verify the circuit meets the required performance.
- Information from placement & routing can be back annotated to the schematic with information on loading and wire delay.
- Timing simulation simulates the actual propagation delays.

15



# Sample post-layout timing report

Timing summary:

-----

Timing errors: 0 Score: 0

Constraints cover 42912 paths, 0 nets, and 1038 connections

Design statistics:

Minimum period: 11.622ns (Maximum frequency: 86.044MHz)

Minimum input required time before clock: 11.442ns Minimum output required time after clock: 11.491ns



### Configuration

- Once a design is implemented, you must create a file that the FPGA can understand
  - ☐ This file is called a bit stream: a BIT file (.bit extension)
- The BIT file can be downloaded directly to the FPGA, or can be converted into a PROM file which stores the programming information



17

## Configuration of SRAM based FPGAs



The Design Warrior's Guide to FPGAs Devices, Tools, and Flows. ISBN 0750676043 Copyright © 2004 Mentor Graphics Corp. (www.mentor.com)



# FPGA/PCB Co-design Process



19